blob: f3f456e862ab5a3c3615770074dd37a7558dfa74 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
|
module instruction_reg (
input clk, rstn, we,
input [31:0] pc_in, instr_in,
output reg [31:0] pc_buf, instr
);
always @ (posedge clk) begin
if (!rstn) begin
pc_buf <= 32'b0;
instr <= 32'b0;
end else if (we) begin
pc_buf <= pc_in;
instr <= instr_in;
end
end
endmodule
|